- Title
- On the improved implementations of pre calculated sums of partial products based 7-bit unsigned parallel squarer
- Creator
- Ali, Hassan; Kumar, T. Nandha
- Relation
- 26th Annual IEEE Canadian Conference on Electrical and Computer Engineering (CCECE 2013). 26th IEEE Annual Canadian Conference on Electrical and Computer Engineering (CCECE) (Regina, Canada 5-8 May, 2013) p. 640-645
- Publisher Link
- http://dx.doi.org/10.1109/CCECE.2013.6567803
- Publisher
- Institute of Electrical and Electronics Engineers (IEEE)
- Resource Type
- conference paper
- Date
- 2013
- Description
- In [1,2], K-J Cho et al proposed a 7-bit unsigned high performance parallel squarer design, using pre-calculated sums of partial products. This paper presents two improved implementations of this technique. The first implementation is based upon optimized interconnections between generation and reduction stages of the squarer. The second implementation is built using a hierarchical carry look-ahead adder (CLA) (with different block sizes per level) and optimized interconnections of the first implementation. Analytical evaluation is done with respect to the nominal delay model, total fan-in, and a gate delay model that accounts for fan-in and fan-out dependencies. The analytical results indicate that the first implementation speeds up squaring operations at no additional cost. In contrast, the second implementation is efficient in terms of area and power savings but the price paid is 5.53% reduction in speed relative to the precalculated sums based squarer.
- Subject
- parallel squarer; hierarchical carry lookahead adder; unsigned squarer; partial product matrix; multiplier
- Identifier
- http://hdl.handle.net/1959.13/1300109
- Identifier
- uon:20011
- Identifier
- ISBN:9781479900312
- Language
- eng
- Reviewed
- Hits: 2321
- Visitors: 2304
- Downloads: 0
Thumbnail | File | Description | Size | Format |
---|